

# **Application Note**

| 產品代碼/版別:                      | 產品名稱/應用:                         | 建立日期:    |
|-------------------------------|----------------------------------|----------|
| PL7411 / v0.1                 | 4-CH Meter IC / Sample Code Flow | 2015/9/1 |
|                               | <b>L</b>                         | L        |
|                               | 内容表                              |          |
| <b>★</b> Cover Page           |                                  |          |
| ★ Revision History            | (for Internal Version Control)   |          |
| 1. SPI interface              |                                  |          |
| 2. I <sup>2</sup> C Interface |                                  |          |
| 3. UART Interface             |                                  |          |
|                               |                                  |          |
|                               |                                  |          |
|                               |                                  |          |
|                               |                                  |          |
|                               |                                  |          |
|                               |                                  |          |
|                               |                                  |          |
|                               |                                  |          |
|                               | 1                                |          |
| 核准                            | 覆核 申 :                           | 請人       |
|                               |                                  |          |

申請人→相關部門人員(覆核)→部門主管(核准)



# **Application Note**

# Revision History (only for internal version control)

| Revision | Description       | Date     | Author     |
|----------|-------------------|----------|------------|
| 0.1      | > Initial Version | 2015/9/1 | Yaoming Wu |
|          | >                 |          |            |

# ※※※※ 技資中心注意!!! ※※※※

此頁為內部版本管控用,轉成 PDF 檔對外流通時,

請務必將此頁移除再轉檔!!!

# 【技資文件】資料夾 權限設定

| 姓名 | 部門代號 | READ | WRITE | 備註 |
|----|------|------|-------|----|
|    |      |      |       |    |
|    |      |      |       |    |
|    |      |      |       |    |
|    |      |      |       |    |

文件編碼: AN-71150901



# PL7411 4-CH Meter IC Sample Code Flow

Document number: AN-71150901

Revision: 0.1

Release Date: September 01, 2015

# **Prolific Technology Inc.**

7F, No. 48, Sec. 3, Nan Kang Rd.

Nan Kang, Taipei 115, Taiwan, R.O.C.

Telephone: +886-2-2654-6363

Fax: +886-2-2654-6161

E-mail: <a href="mailto:sales@prolific.com.tw">sales@prolific.com.tw</a>

Website: <a href="http://www.prolific.com.tw">http://www.prolific.com.tw</a>



# **Table of Contents**

| 1. | SPI                | interface                             | 6  |
|----|--------------------|---------------------------------------|----|
|    | 1.1                | SPI Init Flow                         | 6  |
|    | 1.2                | SPI Reset Waveform                    | 7  |
|    |                    | 1.2.1 spi_en = [mode, spi_cs]= 2'b10  | 7  |
|    | 1.3                | SPI Read Flow                         | 8  |
|    | 1.4                | SPI Command                           | 9  |
|    | 1.5                | SPI Read Waveform                     | 9  |
|    | 1.6                | SPI Read CRC Waveform                 | 10 |
|    | 1.7                | SPI Write Flow                        | 11 |
|    | 1.8                | SPI Write Waveform                    | 12 |
|    | 1.9                | SPI Write CRC Waveform                | 12 |
| 2. | I <sup>2</sup> C I | nterface                              | 13 |
|    | 2.1                | I <sup>2</sup> C Init Flow            | 13 |
|    | 2.2                | I <sup>2</sup> C Reset Waveform       | 14 |
|    |                    | 2.2.1 i2c_en = [mode, spi_cs]= 2'b00  | 14 |
|    | 2.3                | I <sup>2</sup> C Read Flow            | 15 |
|    | 2.4                | I <sup>2</sup> C Command              | 16 |
|    | 2.5                | I <sup>2</sup> C Read Waveform        | 16 |
|    | 2.6                | I <sup>2</sup> C Read CRC Waveform    | 17 |
|    | 2.7                | I <sup>2</sup> C Write Flow           | 18 |
|    | 2.8                | I <sup>2</sup> C Write Waveform       | 19 |
|    | 2.9                | I <sup>2</sup> C Write CRC Waveform   | 19 |
| 3. | UAR                | RT interface                          | 20 |
|    | 3.1                | UART Init Flow                        | 20 |
|    | 3.2                | UART Reset Waveform                   | 21 |
|    |                    | 3.2.1 uart_en = [mode, spi_cs]= 2'b01 | 21 |
|    | 3.3                | UART Config                           | 22 |
|    | 3.4                | UART Slave ID                         | 22 |
|    | 3.5                | UART Set Timeout Waveform             | 22 |
|    | 3.6                | UART Read >= 16 bytes Waveform        | 23 |
|    | 3.7                | UART Write >= 16 bytes Waveform       | 23 |
|    | 3.8                | UART Read Flow                        | 24 |
|    | 3.9                | UART Command                          | 25 |
|    | 3.10               | UART Read Waveform                    | 26 |
|    | 3.11               | UART Read CRC Waveform                | 26 |
|    | 3.12               | UART Write Flow                       | 27 |
|    | 3.13               | UART Write Waveform                   | 28 |



# **List of Figures**

| Figure 1.1: SPI Init Flow              | 6  |
|----------------------------------------|----|
| Figure 1.3 : SPI Read Flow             |    |
| Figure 1.7:SPI Write Flow              |    |
| Figure 2.1:I <sup>2</sup> C Init Flow  | 13 |
| Figure 2.3: I <sup>2</sup> C Read Flow |    |



# 1. SPI interface

#### 1.1 **SPI Init Flow**



Figure 1.1 : SPI Init Flow

Release : September 01, 2015



# 1.2 SPI Reset Waveform

IO Mode is latch when resetn is from low to high, the period Must bigger then 12\*system clock, After Reset, need wait 10ms let HW move OTP to RAM, Then can set SPI command

# 1.2.1 spi\_en = [mode, spi\_cs]= 2'b10





## 1.3 SPI Read Flow



```
//If length >15byte
if (len > 15){
        SpiSetLen(len);
                               //Set 0x3805
}else{
                               //Read Cmd 0x30
        R_Cmd = len;
}
Read_addr = adr;
                               //Set Read addr
Spi_Cs(0);
/* Read cmd(1B) + address(2B) */
for (cnt=0; cnt<3; cnt++){
       Spi_Trig(TxBuf[cnt]);
}
for (cnt=0; cnt<len; cnt++){
       buf[cnt] = Spi_Trig(0x00);
}
Spi_Cs(1);
```

Figure 1.3: SPI Read Flow



#### 1.4 SPI Command

spi\_cmd[7]: inc\_adr\_dis 1: disable address increment

Ex: checking whether dsp is ready. The address can be fixed.

 $dsp_status(cfg addr = 0x390a[7]).$ 

If DSPRDY is from 0 to 1, then master can read out dsp out buffer data.

spi\_cmd[6:4]: read/write command

- spi\_cmd[6:4] = 3'h1 for read with crc enable
- spi\_cmd[6:4] = 3'h2 for write with crc enable
- spi\_cmd[6:4] = 3'h3 for read with crc disable
- spi\_cmd[6:4] = 3'h4 for write with crc disable

spi\_cmd[3:0]: Read/Write package number

- case1: crc enable, set to 4, master must send out 4byte data + 1byte crc. Then slave will send out internal crc value to master.
- case2: crc disable, set to 4, master must send out 4byte data. Then slave will not send out internal crc value to master.

#### 1.5 SPI Read Waveform

#### Read Command







## 1.6 SPI Read CRC Waveform







## 1.7 SPI Write Flow



```
cmd = SPI\_CMD\_W;
//If length >15byte
if (len > 15){
        SpiSetLen(len);
                                //Set 0x3805
}else{
                                //Write Cmd 0x40
        cmd| = len;
Write_addr = adr;
Spi_Cs(0);
/* write cmd(1B) + address(2B) */
for (cnt=0; cnt<3; cnt++){
        Spi_Trig(TxBuf[cnt]);
}
/* write data */
for (cnt=0; cnt<len; cnt++){
        Spi_Trig(buf[cnt]);
}
Spi_Cs(1);
```

Figure 1.7: SPI Write Flow



#### 1.8 SPI Write Waveform





#### 1.9 SPI Write CRC Waveform







# 2. I<sup>2</sup>C Interface

# 2.1 I<sup>2</sup>C Init Flow



Figure 2.1: I<sup>2</sup>C Init Flow



# 2.2 I<sup>2</sup>C Reset Waveform

IO Mode is latch when resetn is from low to high, the period Must bigger then 12\*system clock, After Reset, need wait 10ms let HW move OTP to RAM, Then can set I2C command.

# 2.2.1 i2c\_en = [mode, spi\_cs]= 2'b00



Release: September 01, 2015



## 2.3 I<sup>2</sup>C Read Flow



```
/* write */
Start();
                                                //Start bit
WriteByte(I2C_SLAVE_ID);
                                                //I2C_SLAVE_ID:0xFE
WriteByte(0x00);
                                                //CRC disable
WriteByte((addr&0xff00)>>8);
WriteByte((addr&0x00ff));
/* read */
                                                //Start bit
Start();
WriteByte(I2C_SLAVE_ID | BIT0);
                                                //I2C_SLAVE_ID|BIT0:0xff
for (cnt=0; cnt<len; cnt++){
        if (cnt == (len-1)){}
                v = ReadByte(1); //1 -> NAK
        }else{
                v = ReadByte(0); //0 \rightarrow ACK
        buf[cnt] = v;
}
Stop();
```

Figure 2.3: I<sup>2</sup>C Read Flow



#### 2.4 I<sup>2</sup>C Command

➤ Slave id: default is 0x7F (2-bit from I/O pin: SID1, SID0)

 locfg: 0x380d default value: 0xFE, so first time I2C is set to default function, then master can reset iocfg to disable default function.

iocfg[1]: i2c\_ref\_cs, i2c default is not to reference spi\_cs to start i2c.
 set to 1, reference slave id to enable i2c
 spi\_cs = 0 is to start so initial master send spi\_cs to 0 and mode to 0 to select i2c
 mode, wait sometime, change spi\_cs to 0 to enable i2c r/w.

iocfg[0]: i2c\_lea\_cs, i2c default is not reference spi\_cs to leave state.
 set to 1: use stop to leave state
 spi\_cs is from 1'b0 to 1'b1 to leave i2c state machine. if i2c\_lea\_cs is disable, then i2c only reference stop to leave state.

#### > In write command:

byte 1 is slave id + R/W (write is 0, read is 1)

byte 2 is crc calculation length. When zero, crc is disable;

when 0xFF, inc\_adr\_dis is 1: to disable address increment.

byte3 is address high: address[15:8] byte4 is address low: address[7:0]

## 2.5 I<sup>2</sup>C Read Waveform

#### **Read Command**

Sequential Random address read



S: Start; T: Stop

A : ACK
NA : No ACK



Release: September 01, 2015



## 2.6 I<sup>2</sup>C Read CRC Waveform

#### **Read Command**

Sequential Random address read



S: Start; T: Stop

A : ACK

NA: No ACK

Sequential Random address read:





# 2.7 I<sup>2</sup>C Write Flow



Figure 2.7: I<sup>2</sup>C Write Flow

Release : September 01, 2015



# 2.8 I<sup>2</sup>C Write Waveform



# 2.9 I<sup>2</sup>C Write CRC Waveform

## **Write Command**





# 3. UART interface

## 3.1 UART Init Flow



Figure 3.1: UART Init Flow

Release : September 01, 2015



# 3.2 UART Reset Waveform

IO Mode is latch when resetn is from low to high, the period Must bigger then 12\*system clock, After Reset, need wait 10ms let HW move OTP to RAM, Then can set UART command.

# 3.2.1 uart\_en = [mode, spi\_cs]= 2'b01





#### 3.3 UART Config

- iocfg: 0x380d default value: 0xFF, so first time UART is set to default function, then master can reset iocfg to disable default function.
- iocfg[7]: uart\_ref\_cs ,uart default is not to reference spi\_cs to start uart. set to 1, using slave\_id to enable uart function (spi\_cs = 0 is to start. so initial master send spi\_cs to 1 and mode to 0 to select uart mode, wait sometime, change spi\_cs to 0 to enable uart r/w )
- iocfg[6]: uart\_lea\_cs, uart default is not to reference spi\_cs to leave state.
   set to 1, using timeout to leave state.
   (spi\_cs is from 1'b0 to 1'b1 to leave uart state machine. When read, master can use NACK or spi\_cs to leave uart state)
- iocfg[5]: uart\_bau\_en uart defalut is to enable baud rate detection.

#### 3.4 UART Slave ID

- > slaveid[7:0]: 0x380F
  - slaveid[7]: default is high.
     if this bit is set to high, the general call address (00h) is recognized, otherwise it is ignored.
  - uart\_slave\_id[7:0] = {slaveid[5:0],slaveio};
  - slave io = {SID1(PAD\_P4) pin, SID0(PAD\_P11) pin}, 2bit

#### 3.5 UART Set Timeout Waveform

- Uart\_to\_cfg[6:4]: To select time out period
  - 3'd7: 2^21 \* sys\_clk (default setting)
  - 3'd6 : 2^20 \* sys\_clk
  - 3'd5 : 2^19 \* sys\_clk
  - 3'd4 : 2^18 \* sys\_clk
  - 3'd3: 2^17 \* sys\_clk
  - 3'd2: 2^16 \* sys\_clk
  - 3'd1: 2^15 \* sys\_clk
  - 3'd0 : 2^14 \* sys\_clk
  - If default sysclk is 16MHz, then time out is equal to 62.5ns \* 2^21 = 131ms.
  - If default sysclk is 16MHz, then time out is equal to 62.5ns \* 2^15 = 2ms.
  - If default sysclk is 4MHz, then time out is equal to 250ns \* 2^21 = 524ms.

Release: September 01, 2015



If read/write with CRC, it's timeout must > the timeout without CRC.

Without CRC: 0x380E=0x13



With CRC: 0x380E=0x26



# 3.6 UART Read >= 16 bytes Waveform

(1)Set 0x3805=0x10 for reading 16 bytes



(2)Read 16bytes



# 3.7 UART Write >= 16 bytes Waveform

(1) Set 0x3805=0x10 for reading 16 bytes



(2) Write 16bytes+wait timeout





#### 3.8 UART Read Flow



```
/*Cmd Header */
tx->preamble = UART_PREAMBLE;
                                                   //Preamble 0x55AA
                                                   //SID 0xFF
tx->sid = UART\_SID;
tx->cmd.b.rw = UART_CMD_R;
                                                   //CMD_R 0x30
if (len > 15){
       UartSetLen(len);
}else{
       tx->cmd.b.len = len;
}
tx->adr = adr;
                                                   //Set address
Tx(IU2, TxBuf, 6);
                     //6 byte= preamble(2B)+CMD(1B)+SID(1B)+ADR(2B)
/* wait data, then send NAK = 0xa5 */
UartWaitDat(buf, cnt);
UartSendAck(false);
```

Figure 3.3: UART Read Flow



#### 3.9 UART Command

uart\_cmd[ 7]: inc\_adr\_dis,

1: to disable address increment.

ex: reading dsp\_status [DSPRDY, STOP, TRIGCNT] (cfg addr = 16'h390a[7]).

If DSPRDY is from 0 to 1, then master can read out dsp out buffer data.

uart\_cmd[6:4]: Read/write command

uart\_cmd[6:4] = 3'h1 for read with crc enable uart\_cmd[6:4] = 3'h2 for write with crc enable uart\_cmd[6:4] = 3'h3 for read with crc disable uart\_cmd[6:4] = 3'h4 for write with crc disable

uart\_cmd[3:0]: Read/Write package number

case1: crc enable, set to 4, master must send out 4byte data + 1byte crc. Then slave will send out 0x5A(ack)/0xA5(nack).

case2: crc disable, set to 4, master must send out 4byte data. Then slave will not send out 0x5A(ack)/0xA5(nack).

- ➤ When length = 0, then hardware (IC) will set the internal length equal to d'96 so FW can read the data of dsp outbuf by 4 times (96\*4 = 384 bytes) with crc.
- When crc is disable, the length setting is needed, the state machine is left when time\_out.
- uart protocol : start bit + 8bit data + stop bit, no parity bit (10bit)
- > 0x55 1byte for baud rate detection
- OxAA, slave check if baud rate is the same as master.
  - If the same, slave send out 0x5A (Ack), no send out.
  - If not the same, slave send out 0xA5 (NAck), no send out.
- When write command, if slave crc is the same as master crc, then slave send out 0x5A(Ack), not the same, slave send out 0xA5(Nack).
- > In write command:
  - If in the time out period, the master sends out another data series, the write state machine will go on writing action. (Address auto increment)
- ➤ If time out is got, then the write state machine will go to idle state. Then another write/read command can work.
- otp write time :
  - parameter Tpw\_min = 90000; //Min Program Pulse Width Time
  - parameter Tpw\_max= 110000; //Max Program Pulse Width Time
- In read command:
  - When the read package is end, the master can send out 0x5A for continuing to read another data package (address auto increment); or 0xA5 for stopping the read action, then the read state machine will go to idle state; or wait time out to idle state.

Release: September 01, 2015



• If spi\_cs is to be referenced, then spi\_cs from 0 to 1, then the read state machine will go to idle state.

## 3.10 UART Read Waveform

#### **Read Command**



# 3.11 UART Read CRC Waveform

#### **Read Command**





#### 3.12 UART Write Flow



```
/*Cmd Header */
tx->preamble = UART_PREAMBLE;
                                            //Preamble 0x55AA
tx->sid
        = UART_SID;
                                            //SID 0xFF
tx->cmd.b.rw = UART_CMD_W;
                                            //CMD_W 0x40
if (len > 15){
       UartSetLen(len);
                                            //Set 0x3805
}else{
       tx->cmd.b.len = len;
tx->adr = adr;
                                            //Set address
memcpy(tx->dat, buf, len);
Tx(IU2, TxBuf, len+6); //6 byte = preamble(2B)+SID(1B)+cmd(1B)+ADR(2B)
Delay1ms(If_inf.uartWriteDlyTime);
```

Figure 3.10: UART Write Flow



## 3.13 UART Write Waveform

#### Write Command



#### Write + wait timeout:



# 3.14 UART Write CRC Waveform

#### Write Command



## Write+CRC+ wait timeout(not write OTP):



Release: September 01, 2015



#### **Disclaimer**

All the information in this document is subject to change without prior notice. Prolific Technology Inc. does not make any representations or any warranties (implied or otherwise) regarding the accuracy and completeness of this document and shall in no event be liable for any loss of profit or any other commercial damage, including but not limited to special, incidental, consequential, or other damages.

#### **Trademarks**

The Prolific logo is a registered trademark of Prolific Technology Inc. All brand names and product names used in this document are trademarks or registered trademarks of their respective holders.

# Copyrights

Copyright © 2015 Prolific Technology Inc. All rights reserved.

No part of this document may be reproduced or transmitted in any form by any means without the express written permission of Prolific Technology Inc.

# **Prolific Technology Inc.**

7F, No. 48, Sec. 3, Nan Kang Rd. Nan Kang, Taipei 115, Taiwan, R.O.C.

Telephone: +886-2-2654-6363

Fax: +886-2-2654-6161 E-mail: <a href="mailto:sales@prolific.com.tw">sales@prolific.com.tw</a>

Website: http://www.prolific.com.tw